• Skip to primary navigation
  • Skip to main content
  • Skip to primary sidebar
  • Skip to footer

Microcontroller Tips

Microcontroller engineering resources, new microcontroller products and electronics engineering news

  • Products
    • 8-bit
    • 16-bit
    • 32-bit
    • 64-bit
  • Applications
    • 5G
    • Automotive
    • Connectivity
    • Consumer Electronics
    • EV Engineering
    • Industrial
    • IoT
    • Medical
    • Security
    • Telecommunications
    • Wearables
    • Wireless
  • Learn
    • eBooks / Tech Tips
    • EE Training Days
    • FAQs
    • Learning Center
    • Tech Toolboxes
    • Webinars/Digital Events
  • Resources
    • Design Guide Library
    • LEAP Awards
    • Podcasts
    • White Papers
  • Videos
    • EE Videos & Interviews
    • Teardown Videos
  • EE Forums
    • EDABoard.com
    • Electro-Tech-Online.com
  • Engineering Training Days
  • Advertise
  • Subscribe

EDA software handles Samsung foundry’s advanced processes

November 18, 2021 By Redding Traiger Leave a Comment

Siemens Digital Industries Software announced it has enabled several of its leading electronic design automation (EDA) product families for the latest versions of Samsung Foundry’s advanced processes, including Siemens’ solutions targeting advanced packaging, electrostatic discharge (ESD) rules and integrated circuit (IC) design in the cloud.

Samsung has successfully evaluated Siemens’ digitally integrated High-Density Advanced Packaging (HDAP) flow for the foundry’s MDI (multi-die-integration) packaging process. For customers, this optimization helps enable seamless integration across multiple dies through the construction of the complete MDI package assembly, allowing customers more choices on how to deliver new products to market on time and with greater performance and quality.

The Siemens tools successfully evaluated by Samsung for the foundry’s advanced packaging technology include:

The Xpedition Substrate Integrator software, which Samsung used to generate a top-level “golden” system netlist for 3D LVS verification with Calibre 3DSTACK software. This netlist delivers foundry qualified sign-off MDI heterogeneous 3.5D structures.

Xpedition Package Designer, which Samsung successfully evaluated for physical implementations of its 3.5D Silicon Interposer. This is a first for a package design tool targeting Samsung’s MDI technology, and it enables early-stage PSI (power and signal integrity) analysis in connection with Siemens’ HYPERLYNX suite of tools.

HYPERLYNX, which supports PSI analysis of SerDes and HBM (high bandwidth memory) channels implemented on Samsung’s 3.5D Silicon Interposer.

The Calibre xACT 3D software and Calibre xL parasitic extraction tools, which quickly and accurately extract RCLK parasitics in highly complex 2.5D and 3D packaging configurations. The Calibre parasitic extraction tools help enable a signal integrity-aware analysis of the entire HBM channel implemented on the 3.5D Silicon Interposers.

Verification for design compliance with foundry electrostatic discharge (ESD) rules is a critical step in the design tape-out process. The number of checks required, combined with the sheer volume of design data for full-chip simulation at advanced technology nodes, demands an extremely robust physical reliability platform.

Siemens’ Calibre PERC software’s advanced algorithm development functionality, parallel compute capabilities, and automated context-aware architecture have created a paradigm shift in analysis methodology. These developments have slashed the runtime of full-chip ESD verification by half while maintaining accuracy, improving verification quality, increasing checking coverage, and allowing for world-class speed in new kit development. Working closely with Samsung, Siemens developed a flow capable of being automated from a single configuration file. This flow can rapidly generate verification kits for different technologies and with the minimal development effort. Samsung Foundry is the first foundry globally to leverage the parallel compute capabilities of Calibre PERC in their ESD checking solution. All of these have resulted in dramatically improved runtimes, reliability, and maintainability for Samsung’s advanced full-chip PERC analysis kits.

Siemens and Samsung have also developed best practices for design teams looking to leverage cloud scaling for even faster physical verification run times. These best practices include setting up batch Calibre nmDRC runtimes, in addition to other Calibre products that design teams might choose to run, such as Calibre SmartFill software, once they have placed their design on the cloud. Samsung and Siemens will present the results of this joint project, which leveraged the Calibre tool’s latest engine technologies and Calibre design kits tuned for cloud environments, at the upcoming Samsung SAFE Conference on November 17, 2021.

You may also like:


  • MCUs for ADAS – what’s the difference?
  • Wi-SUN
    Managing smart street lighting design

  • Emerging memory technologies – Virtual Roundtable (part 1 of 2)

  • Embedded basics Part 3: Functional safety documentation and terminology
  • software defined radio
    Software-defined radio powers the IoT

Filed Under: Applications, Consumer Electronics, Development Kits, IoT, Products, Software, Tools Tagged With: siemens

Reader Interactions

Leave a Reply Cancel reply

Your email address will not be published. Required fields are marked *

Primary Sidebar

Featured Contributions

Can chiplets save the semiconductor supply chain?

Navigating the EU Cyber Resilience Act: a manufacturer’s perspective

The intelligent Edge: powering next-gen Edge AI applications

Engineering harmony: solving the multiprotocol puzzle in IoT device design

What’s slowing down Edge AI? It’s not compute, it’s data movement

More Featured Contributions

EE TECH TOOLBOX

“ee
Tech Toolbox: Test & Measurement
We’ve gathered articles that include hands-on product tryouts and reviews. Indeed, every article in this issue uses an oscilloscope in one way or another so you might just call this “The Oscilloscope Tech Toolbox.”

EE Learning Center

EE Learning Center

EE ENGINEERING TRAINING DAYS

engineering
“bills
“microcontroller
EXPAND YOUR KNOWLEDGE AND STAY CONNECTED
Get the latest info on technologies, tools and strategies for EE professionals.

Footer

Microcontroller Tips

EE World Online Network

  • 5G Technology World
  • EE World Online
  • Engineers Garage
  • Analog IC Tips
  • Battery Power Tips
  • Connector Tips
  • EDA Board Forums
  • Electro Tech Online Forums
  • EV Engineering
  • Power Electronic Tips
  • Sensor Tips
  • Test and Measurement Tips

Microcontroller Tips

  • Subscribe to our newsletter
  • Advertise with us
  • Contact us
  • About us

Copyright © 2025 · WTWH Media LLC and its licensors. All rights reserved.
The material on this site may not be reproduced, distributed, transmitted, cached or otherwise used, except with the prior written permission of WTWH Media.

Privacy Policy